Delivery included to the United States

Evaluation of a Field Programmable Gate Array Circuit Reconfiguration System

Evaluation of a Field Programmable Gate Array Circuit Reconfiguration System

Paperback (10 Oct 2012)

  • $56.81
Add to basket

Includes delivery to the United States

10+ copies available online - Usually dispatched within 7 days

Publisher's Synopsis

This research implements a circuit reconfiguration system (CRS) to reconfigure a field programmable gate array (FPGA) in response to a faulty configurable logic block (CLB). It is assumed the location of the fault is known and the CLB is moved according to one of four replacement methods: column left, column right, row up, and row down. Partial reconfiguration of the FPGA is done through the JTAG port to produce the desired logic block movement. The time required to accomplish the reconfiguration is measured for each method in both clear and congested areas of the FPGA. The measured data indicates there is no consistently better replacement method regardless of the circuit congestion or location within the FPGA. Thus, given a specific location in the FPGA, there is no preferred replacement method that will result in the lowest reconfiguration time.

Book information

ISBN: 9781249600671
Publisher: Creative Media Partners, LLC
Imprint: Biblioscholar
Pub date:
Language: English
Number of pages: 80
Weight: 159g
Height: 246mm
Width: 189mm
Spine width: 4mm