Delivery included to the United States

Cache Coherency Mechanisms in RISC-V Multicore Architectures

Cache Coherency Mechanisms in RISC-V Multicore Architectures

1st edition

Hardback

Not available for sale

Out of stock

This service is protected by reCAPTCHA and the Google Privacy Policy and Terms of Service apply.

Publisher's Synopsis

In the rapidly evolving world of multicore systems, ensuring cache coherency is crucial for maintaining data consistency and system performance. This book delves deep into the complexities of cache coherency in parallel computing environments, offering a comprehensive exploration of both snoop-based and directory-based protocols. Detailed insights are provided into various protocols, including MSI, MESI, MOSI, MOESI, and Write-Once, analysing their unique advantages and trade-offs. Leveraging the open-source RISC-V architecture, known for its scalability and modularity, the book presents the design and development of a scalable cache coherency fabric tailored for RISC-V multicore systems. Through detailed simulations using SystemVerilog and ModelSim, the book rigorously examines the fabric’s ability to maintain memory consistency across multiple cores, providing valuable findings that contribute to the advancement of multicore processor design. Whether you are a researcher, engineer, or student, this book offers an essential guide to understanding and optimizing cache coherency in multicore systems.

Book information

ISBN: 9781036444808
Imprint: Cambridge Scholars Publishing
Edition: 1st edition
Weight: -1g