Delivery included to the United States

CMOS Gate-Stack Scaling-- Materials, Interfaces and Reliability Implications

CMOS Gate-Stack Scaling-- Materials, Interfaces and Reliability Implications Symposium Held April 14-16, 2009, San Francisco, California, U.S.A - MRS Proceedings

Hardback (19 Nov 2009)

Save $20.21

  • RRP $130.47
  • $110.26
Add to basket

Includes delivery to the United States

10+ copies available online - Usually dispatched within 2-3 weeks

Publisher's Synopsis

To address the increasing demands of device scaling, new materials are being introduced into conventional Si CMOS processing at an unprecedented rate. Presentations collected here focus on understanding, from a chemistry and materials perspective, the mechanism of interface formation and defects at interfaces, for both conventional Si and alternative channel (Ge or III-V) systems. Several papers address reliability concerns for high-k/metal gate (basic physical models, charge trapping, etc.), while others cover characterization of the thin films and interfaces which comprise the gate stack. Topics include: advanced Si-based gate stacks; and alternate channel materials.

About the Publisher

Cambridge University Press

Cambridge University Press dates from 1534 and is part of the University of Cambridge. We further the University's mission by disseminating knowledge in the pursuit of education, learning and research at the highest international levels of excellence.

Book information

ISBN: 9781605111285
Publisher: Materials Research Society
Imprint: Cambridge University Press
Pub date:
DEWEY: 621.381528
DEWEY edition: 23
Language: English
Number of pages: 179
Weight: 430g
Height: 236mm
Width: 160mm
Spine width: 14mm