Delivery included to the United States

Analysis and Design of Networks-on-Chip Under High Process Variation

Analysis and Design of Networks-on-Chip Under High Process Variation

Softcover reprint of the original 1st Edition 2015

Paperback (23 Mar 2019)

Save $7.93

  • RRP $150.38
  • $142.45
Add to basket

Includes delivery to the United States

10+ copies available online - Usually dispatched within 7 days

Publisher's Synopsis

This book describes in detail the impact of process variations on Network-on-Chip (NoC) performance. The authors evaluate various NoC topologies under high process variation and explain the design of efficient NoCs, with advanced technologies. The discussion includes variation in logic and interconnect, in order to evaluate the delay and throughput variation with different NoC topologies. The authors describe an asynchronous router, as a robust design to mitigate the impact of process variation in NoCs and the performance of different routing algorithms is determined with/without process variation for various traffic patterns. Additionally, a novel Process variation Delay and Congestion aware Routing algorithm (PDCR) is described for asynchronous NoC design, which outperforms different adaptive routing algorithms in the average delay and saturation throughput for various traffic patterns.


Book information

ISBN: 9783319798370
Publisher: Springer International Publishing
Imprint: Springer
Pub date:
Edition: Softcover reprint of the original 1st Edition 2015
Language: English
Number of pages: 141
Weight: 454g
Height: 235mm
Width: 155mm
Spine width: 9mm